FPGA implementation of a shuffled iterative bit-interleaved coded modulation receiver - CNRS - Centre national de la recherche scientifique Accéder directement au contenu
Communication Dans Un Congrès Année : 2011

FPGA implementation of a shuffled iterative bit-interleaved coded modulation receiver

Résumé

Signal Space Diversity (SSD) has been lately adopted into the second generation of the terrestrial digital video broadcasting standard DVB-T2. In this paper, a bit-interleaved coded modulation receiver for the DVB-T2 standard is detailed. An LDPC decoder based on a vertical layered schedule is the main novelty of this work. It enables an efficient exchange of extrinsic information between the rotated demapper and the LDPC decoder if an iterative receiver is considered. The FPGA prototyping of the resultant architecture is then described. Low architecture complexity and good performance represent the main features of the proposed receiver.
Fichier non déposé

Dates et versions

hal-01183873 , version 1 (11-08-2015)

Identifiants

  • HAL Id : hal-01183873 , version 1

Citer

Meng Li, Charbel Abdel Nour, Christophe Jego, Jianxiao Yang, Catherine Douillard. FPGA implementation of a shuffled iterative bit-interleaved coded modulation receiver. SOC-SIP : journée du groupe de recherche System On Chip - System In Package, Jun 2011, Lyon, France. ⟨hal-01183873⟩
114 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More