High speed and high-area efficiency non-volatile look-up table design based on magnetic tunnel junction - CNRS - Centre national de la recherche scientifique Accéder directement au contenu
Communication Dans Un Congrès Année : 2017

High speed and high-area efficiency non-volatile look-up table design based on magnetic tunnel junction

Résumé

Continual growth in the size and functionality of FPGAs over past few years has resulted in an increasing interest in their use for high speed applications. However, the execution speed is limited by the memory access speed and the whole function is affected due to the great amount of data. This paper introduces a novel high speed and high-area efficiency MRAM-based non-volatile look-up table (nvLUT) to overcome the effect of high resistance introduced by the increasing number of inputs. This nvLUT reduces the sense delay and MTJ count by 55 % and 47%.
Fichier non déposé

Dates et versions

hal-01864492 , version 1 (30-08-2018)

Identifiants

Citer

Rana Alhalabi, Gregory Di Pendina, Ioan-Lucian Prejbeanu, Etienne Nowak. High speed and high-area efficiency non-volatile look-up table design based on magnetic tunnel junction. 2017 17th Non-Volatile Memory Technology Symposium (NVMTS), Aug 2017, Aachen, Germany. ⟨10.1109/NVMTS.2017.8171280⟩. ⟨hal-01864492⟩
58 Consultations
0 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More